Skip to content
View Yarok14Technologies's full-sized avatar
💭
I may be slow to respond.
💭
I may be slow to respond.

Block or report Yarok14Technologies

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse


Hi Hey, I'm Bibin N. Biji

Founder • Senior ASIC RTL & UVM Engineer • Yarok-14 Technologies


⚡ Professional Identity

I build end-to-end intelligent systems spanning:

  • ASIC RTL, SoC Architecture & UVM Verification
  • FPGA Prototyping & Silicon Bring-up
  • Physical Design & Timing Closure Awareness
  • AI/ML, Data Science & Analytics Platforms
  • Business & operational data modeling
  • Industrial automation & energy optimization

Focus: Architecting systems where silicon, data, and decisions
converge into measurable real-world impact.


🚀 Core Programs & Impact

🔥 Yarok-14 Mixed-Signal Microprocessor

  • +51% power efficiency
  • −36% area optimization
  • Timing-aware, synthesis-clean RTL
  • CMOS Transmission-Gate ALU redesign
  • Integrated ADC, DAC, SPI, UART, CAN, GPIO
  • Designed for real-time industrial workloads

🌱 Biomethane Optimization Platform

  • +22% methane yield improvement
  • Closed-loop digester automation
  • Sensor-driven control pipelines
  • Analytics-backed decision support
  • Field-deployed, reliability-first design

🧠 AI / ML & Intelligent Systems

Machine Learning & Deep Learning

  • Regression, classification & clustering
  • CNN, RNN, LSTM, Transformers
  • Feature engineering & model evaluation
  • Model accuracy, drift & performance tracking

AI for Engineering & Automation

  • AI-assisted micro-architecture tuning
  • Predictive power, performance & yield analysis
  • Anomaly detection in industrial sensor data
  • Workload-driven hardware optimization

📊 Data Science & Analytics Expertise

Data Engineering & Processing

  • Structured & semi-structured data pipelines
  • Sensor, time-series & operational data
  • ETL workflows & data validation
  • SQL-based analytics & aggregation

Data Analysis & Visualization

  • Exploratory Data Analysis (EDA)
  • KPI definition & metric tracking
  • Trend analysis & forecasting
  • Dashboards for technical & business stakeholders

Business & Operational Analytics

  • Cost, efficiency & ROI modeling
  • Process optimization & bottleneck analysis
  • Decision-support analytics
  • Translating technical metrics into business impact

🔌 Protocols, Interfaces & Systems

SoC & High-Speed Protocols

  • AXI4 / AXI4-Lite / AXI-Stream
  • APB / AHB
  • AMBA CHI (Req / Resp / Data)
  • PCIe (interface-level)
  • DDR4 / DDR5 (controller-aware design)

Cache & Memory Systems

  • MESI cache coherence
  • Multi-level cache hierarchies
  • SRAM controllers & arbitration
  • Cache-line & snoop modeling

Peripheral & Industrial Interfaces

  • SPI, UART, CAN Bus, I²C
  • GPIO, Ethernet (system integration)
  • USB 3.2 (Host / Device, PIPE)

🧪 Verification, Quality & Reliability

  • SystemVerilog & UVM environments
  • Functional, code & assertion coverage
  • SVA-based protocol checking
  • CDC / RDC awareness
  • Root-cause debug & closure
  • Reliability-focused design practices

🏗️ Physical Design & Timing Awareness

  • Floorplanning & block-level PD concepts
  • CTS: skew, latency, balance
  • Setup / Hold closure
  • ECO-driven timing fixes
  • MMMC, OCV / AOCV / POCV
  • IR-drop & EM awareness
  • Low-power intent (UPF-aware RTL)

🛠️ FULL TECH STACK

🔹 ASIC / RTL / DV / FV (Commercial + Open)

  • HDL: SystemVerilog, Verilog
  • DV: UVM, SVA, Coverage, Constrained Random
  • Formal: JasperGold / VC Formal / SymbiYosys
  • Simulators: VCS, Questa, Xcelium, Verilator
  • Lint/CDC/RDC: SpyGlass, Verilator, Synopsys CDC
  • Synthesis: Synopsys DC, Fusion Compiler
  • Low Power: UPF, SpyGlass LP, PowerArtist
  • DFT: Synopsys DFT Compiler, Tessent

🔹 FPGA & Bring-Up

  • Tools: AMD Xilinx Vivado, Intel Quartus
  • Boards: Zynq, UltraScale+, Artix-7
  • Debug: ILA, ChipScope, JTAG, UART console

🔹 Physical Design (Commercial)

  • Place & Route: Innovus, ICC2
  • Timing: PrimeTime, Tempus
  • Signal Integrity: StarRC, RedHawk
  • Power/IR: Voltus, RedHawk
  • DRC/LVS: Calibre, IC Validator

🔹 Embedded & IoT

  • MCUs: ESP8266, MSP430
  • Protocols: SPI, UART, CAN, I²C
  • RTOS: FreeRTOS (as needed)
  • SCADA: Flutter-based dashboards

🔹 AI / ML / Data Science

  • Languages: Python
  • Frameworks: TensorFlow, PyTorch, Keras, Scikit-learn
  • Analytics: Pandas, NumPy, Matplotlib
  • MLOps: Model tracking, drift detection

🔹 Cloud & DevOps

  • Cloud: AWS (S3, EC2, IoT Core)
  • Backend: Python APIs
  • Containers: Docker
  • Version Control: Git, GitHub

🔹 Frontend / Visualization

  • UI: HTML, CSS, JavaScript, React, Flutter, Figma

📈 Activity Graph


❤️ Views & Followers


🌐 Connect


📊 Organization Snapshot


🚀 Languages, Tools & Skills

🌐 Web & Full-Stack

⚙️ Backend & Databases

🛍️ E-commerce & Dev Tools


🧰 Skills Snapshot

🔹 ASIC / RTL / Verification

🔹 Design for Test (DFT)

🔹 Physical Design Engineering

🔹 Design & Formal Verification

🔹 FPGA & Bring-Up

🔹 AI / ML / Data Science

🔹 Software, Automation & Cloud

🔹 UI, Dashboards & Visualization


🏷️ Professional Positioning


⚡ Engineering Philosophy

Great systems are not just designed —
they are measured, analyzed, optimized, and trusted.


Popular repositories Loading

  1. No-GPS_Autonomous-Drone-System No-GPS_Autonomous-Drone-System Public

    PX4 + ROS2 + Visual SLAM + VIO + Obstacle Avoidance + Autonomous Return Home A fully autonomous drone capable of navigating, mapping, avoiding obstacles, detecting targets, and returning to its lau…

    4

  2. front-end-ASIC-design-Local-Device-LMM-tool-using-RAG front-end-ASIC-design-Local-Device-LMM-tool-using-RAG Public

    Automated Front-End VLSI Design tool. Uses an LLM-RAG pipeline to transform high-level design specifications into PPA-optimized, synthesizable RTL IP blocks (Verilog/VHDL). Features an iterative ve…

    Python 3 1

  3. Formal-Verification-With-VC-Formal-Tutorials-and-Examples Formal-Verification-With-VC-Formal-Tutorials-and-Examples Public

    This repository is a structured learning and reference resource for Formal Verification using Synopsys VC Formal. It covers core concepts, real applications, setup guides, reports, and project arti…

    2

  4. asst1 asst1 Public

    Forked from stanford-cs149/asst1

    Stanford CS149 -- Assignment 1

    C++ 1

  5. PAM4 PAM4 Public

    Jupyter Notebook 1

  6. automatic-hand-sanitizer-dispenser-using-an-Arduino automatic-hand-sanitizer-dispenser-using-an-Arduino Public

    C 1