This repository contains the report of the Week 3 task for VSD RV SoC Tapeout Program
-
Updated
Oct 11, 2025
This repository contains the report of the Week 3 task for VSD RV SoC Tapeout Program
This project presents a scalable, high-performance VLSI router architecture for Network-on-Chip (NoC) platforms, using Code Division Multiple Access (CDMA) to enable concurrent data transfers with reduced latency and power consumption. Built with Verilog HDL and implemented on an Artix-7 FPGA.
In this repo, I have designed a 4-2 compressor and 3-2 compressor based 8x8 dadda multiplier
RTL design and functional verification of a 32-bit ALU using Verilog HDL. Supports arithmetic, logical, and shift operations with corner-case handling such as divide-by-zero, underflow, and tri-state output enable. Simulated and verified using Xilinx ISE.
🔍 Conduct an in-depth review of Week 3 tasks for the VSD RV SoC Tapeout Program, showcasing key findings and insights.
Add a description, image, and links to the rtl-design-and-simulation topic page so that developers can more easily learn about it.
To associate your repository with the rtl-design-and-simulation topic, visit your repo's landing page and select "manage topics."